We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

AND1 (SPC700): Difference between revisions

From SnesLab
Jump to: navigation, search
(more detail)
(new row in table)
Line 13: Line 13:
|3 bytes
|3 bytes
|4 cycles
|4 cycles
|+
|
|
|6A
|6A

Revision as of 05:03, 7 May 2023

AND1 is an SPC700 instruction that performs a logical AND between a memory bit and the carry flag, then stores the conjunction in the carry flag.

Basic Info
Addressing Mode Opcode Length Speed
4A 3 bytes 4 cycles
6A 3 bytes 4 cycles
Flags Clobbered
N V P B H I Z C
. . . . . . .

See Also