We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

AND1 (SPC700): Difference between revisions

From SnesLab
Jump to: navigation, search
(moved tables up)
Line 44: Line 44:
=== See Also ===
=== See Also ===
* [[OR1]]
* [[OR1]]
* [[EOR1]]


=== External Links ===
=== External Links ===

Revision as of 05:39, 17 July 2023

Basic Info
Addressing Mode Opcode Length Speed
4A 3 bytes 4 cycles
6A 3 bytes 4 cycles
Flags Clobbered
N V P B H I Z C
. . . . . . .

AND1 is an SPC700 instruction that performs a logical AND between a memory bit and the carry flag, then stores the conjunction in the carry flag.

See Also

External Links