We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TSET1 (SPC700): Difference between revisions

From SnesLab
Jump to: navigation, search
(→‎External Links: applicable memory location)
(→‎External Links: more correct subparagraph terminology)
 
(3 intermediate revisions by the same user not shown)
Line 44: Line 44:
=== External Links ===
=== External Links ===
# Official Super Nintendo development manual on TSET1: Table C-18 in [https://archive.org/details/SNESDevManual/book1/page/n234 Appendix C-9 of Book I]
# Official Super Nintendo development manual on TSET1: Table C-18 in [https://archive.org/details/SNESDevManual/book1/page/n234 Appendix C-9 of Book I]
# https://archive.org/details/SNESDevManual/book1/page/n186
# subparagraph 8.2.3.2 of [https://archive.org/details/SNESDevManual/book1/page/n186 page 3-8-8], lbid.


[[Category:ASM]]
[[Category:ASM]]

Latest revision as of 13:22, 29 December 2023

Basic Info
Addressing Mode Opcode Length Speed
Absolute 0E 3 byte 6 cycles
Flags Affected
N V P B H I Z C
. . . . . .

TSET1 is an SPC700 instruction that tests and sets memory bits using the accumulator. For every set bit in the accumulator, the corresponding memory bit is also set.

See Also

External Links

  1. Official Super Nintendo development manual on TSET1: Table C-18 in Appendix C-9 of Book I
  2. subparagraph 8.2.3.2 of page 3-8-8, lbid.