We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS
Instruction Controller: Difference between revisions
From SnesLab
(what it's connected to) |
(linkify cache pipeline decoder) |
||
Line 1: | Line 1: | ||
The '''Instruction Controller''' is one of the six components of the [[Super FX]]. | The '''Instruction Controller''' is one of the six components of the [[Super FX]]. | ||
It contains the cache pipeline decoder. It receives input from: | It contains the [[cache pipeline decoder]]. It receives input from: | ||
* the [[Game Pak RAM Controller]] | * the [[Game Pak RAM Controller]] | ||
* the [[Game Pak ROM Controller]] | * the [[Game Pak ROM Controller]] |
Revision as of 01:59, 1 December 2023
The Instruction Controller is one of the six components of the Super FX.
It contains the cache pipeline decoder. It receives input from:
- the Game Pak RAM Controller
- the Game Pak ROM Controller
- the SNES CPU Interface (which it also outputs to)
References
- Figure 2-2-1 "GSU Functional Block Diagram" on page 2-2-1 of the official Super Nintendo development manual