We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

SEX (Super FX): Difference between revisions

From SnesLab
Jump to: navigation, search
(implied admode)
(made flags affected more prominent)
 
(8 intermediate revisions by the same user not shown)
Line 9: Line 9:
|'''Cache Speed'''
|'''Cache Speed'''
|+
|+
|[[Implied]]
|[[Implied]] (type 1)
|95
|95
|1 byte
|1 byte
Line 26: Line 26:
|[[Sign Flag|S]]
|[[Sign Flag|S]]
|[[CY]]
|[[CY]]
|Z
|[[Zero Flag|Z]]
|+
|+
|0
|0
Line 32: Line 32:
|0
|0
|.
|.
|
|S
|.
|.
|
|Z
|}
|}


'''SEX''' is a [[Super FX]] instruction that performs a sign extension of an 8-bit value.  Bit 7 (the sign of the lower 8 bits) of the [[source register]] is copied into all the bits in the high byte of the [[destination register]].  The low byte of the source register is copied directly into the low byte of the destination register.
'''SEX''' is a [[Super FX]] instruction that performs a sign extension of an 8-bit value.  Bit 7 (the sign of the lower 8 bits) of the [[source register]] is copied into all the bits in the high byte of the [[destination register]].  The low byte of the source register is copied directly into the low byte of the destination register.
The [[ALT0]] state is restored.
The source and destination registers should be specified in advance using [[WITH]], [[FROM]], or [[TO]].  Otherwise, R<sub>0</sub> serves as the default.
==== Syntax ====
<pre>
SEX
</pre>
==== Example ====
Let:
S<sub>reg</sub> : R<sub>5</sub>
D<sub>reg</sub> : R<sub>1</sub>
R<sub>5</sub> : 9284h
After executing SEX:
R<sub>1</sub> = ff84h


[[File:gsu_sex.png]]
[[File:gsu_sex.png]]
Line 43: Line 60:
=== See Also ===
=== See Also ===
* [[LOB]]
* [[LOB]]
* [[HIB]]
* [[MERGE]]


=== External Links ===
=== External Links ===
Line 52: Line 71:
[[Category:Super FX]]
[[Category:Super FX]]
[[Category:One-byte Instructions]]
[[Category:One-byte Instructions]]
[[Category:Expects Sreg/Dreg Prearranged]]

Latest revision as of 19:12, 30 July 2024

Basic Info
Addressing Mode Opcode Length ROM Speed RAM Speed Cache Speed
Implied (type 1) 95 1 byte 3 cycles 3 cycles 1 cycle
Flags Affected
B ALT1 ALT2 O/V S CY Z
0 0 0 . S . Z

SEX is a Super FX instruction that performs a sign extension of an 8-bit value. Bit 7 (the sign of the lower 8 bits) of the source register is copied into all the bits in the high byte of the destination register. The low byte of the source register is copied directly into the low byte of the destination register.

The ALT0 state is restored.

The source and destination registers should be specified in advance using WITH, FROM, or TO. Otherwise, R0 serves as the default.

Syntax

SEX

Example

Let:

Sreg : R5
Dreg : R1
R5 : 9284h

After executing SEX:

R1 = ff84h

gsu sex.png

See Also

External Links