We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

AND: Difference between revisions

From SnesLab
Jump to: navigation, search
(→‎Cycle Penalties: deindented)
 
(30 intermediate revisions by the same user not shown)
Line 9: Line 9:
|[[Immediate]]
|[[Immediate]]
|29
|29
|2 bytes
|2/3 bytes
|2 cycles*
|2 cycles*
|+
|+
Line 27: Line 27:
|3 cycles*
|3 cycles*
|+
|+
|direct page indirect
|[[Direct Page Indirect]]
|32
|32
|2 bytes
|2 bytes
|5 cycles*
|5 cycles*
|+
|+
|direct page indirect long
|[[Direct Page Indirect Long]]
|27
|27
|2 bytes
|2 bytes
|6 cycles*
|6 cycles*
|+
|+
|absolute indexed by X
|[[Absolute Indexed by X]]
|3D
|3D
|3 bytes
|3 bytes
|4 cycles*
|4 cycles*
|+
|+
|absolute long indexed by X
|[[Absolute Long Indexed by X]]
|3F
|3F
|4 bytes
|4 bytes
|5 cycles*
|5 cycles*
|+
|+
|absolute indexed by Y
|[[Absolute Indexed by Y]]
|39
|39
|3 bytes
|3 bytes
|4 cycles*
|4 cycles*
|+
|+
|direct page indexed by X
|[[Direct Page Indexed by X]]
|35
|35
|2 bytes
|2 bytes
|4 cycles*
|4 cycles*
|+
|+
|direct page indirect indexed by X
|[[Direct Page Indexed Indirect by X]]
|21
|21
|2 bytes
|2 bytes
|6 cycles*
|6 cycles*
|+
|+
|direct page indirect indexed by Y
|[[Direct Page Indirect Indexed by Y]]
|31
|31
|2 bytes
|2 bytes
|5 cycles*
|5 cycles*
|+
|+
|direct page indirect long indexed by Y
|[[Direct Page Indirect Long Indexed by Y]]
|37
|37
|2 bytes
|2 bytes
Line 77: Line 77:
|4 cycles*
|4 cycles*
|+
|+
|stack relative indirect indexed by Y
|[[Stack Relative Indirect Indexed by Y]]
|33
|33
|2 bytes
|2 bytes
Line 85: Line 85:
{| class="wikitable" style="float:right;clear:right;width:30%"
{| class="wikitable" style="float:right;clear:right;width:30%"
!colspan="8"|Flags Affected
!colspan="8"|Flags Affected
|+
|[[Negative Flag|N]]
|[[Overflow Flag|V]]
|[[M Flag|M]]
|[[X Flag|X]]
|[[Decimal Flag|D]]
|[[I Flag|I]]
|[[Zero Flag|Z]]
|[[Carry Flag|C]]
|+
|+
|N
|N
|V
|M
|X
|D
|I
|Z
|C
|+
|
|.
|.
|.
|.
Line 101: Line 101:
|.
|.
|.
|.
|
|Z
|.
|.
|}
|}


'''AND''' is a 65x instruction that performs a logical AND.  In all [[addressing modes]], AND takes one extra cycle when the accumulator is 16 bits wide. In [[direct page addressing]] modes only, AND takes an extra cycle if the low byte of the [[direct page register]] is nonzero. In both [[Absolute Indexed]] addressing modes and DP Indirect Indexed by Y admodes, AND takes an extra cycle if adding the index crosses a page boundary.
'''AND''' is a 65x instruction that performs a logical AND.  The conjunction is stored in the [[accumulator]].  The size of the accumulator determines how much data is ANDed.
 
==== Syntax ====
 
<pre>
AND #const
AND addr
AND long
AND dp
AND (dp)
AND [dp]
AND addr, X
AND long, X
AND addr, Y
AND dp, X
AND (dp, X)
AND (dp), Y
AND [dp], Y
AND sr, S
AND (sr, S), Y
</pre>
 
==== Cycle Penalties ====
* In all [[addressing modes]], AND takes one extra cycle when the accumulator is 16 bits wide.
* In [[direct page addressing]] modes only, AND takes an extra cycle if the low byte of the [[direct page register]] is nonzero.
* In both [[Absolute Indexed]] addressing modes and DP Indirect Indexed by Y admodes, AND takes an extra cycle if adding the index crosses a page boundary.


=== See Also ===
=== See Also ===
Line 111: Line 136:
* [[EOR]]
* [[EOR]]
* [[BIT]]
* [[BIT]]
* [[AND (SPC700)]]
* [[AND (Super FX)]]


=== External Links ===
=== External Links ===
* [[Eyes & Lichty]] page on AND: https://archive.org/details/0893037893ProgrammingThe65816/page/n451
* [[Eyes & Lichty]], [https://archive.org/details/0893037893ProgrammingThe65816/page/425 page 425] on AND
* [[Labiak]] page on AND: https://archive.org/details/Programming_the_65816/page/n125
* [[Labiak]], [https://archive.org/details/Programming_the_65816/page/n126 page 116] on AND
* [[MCS6500 Manual]] page on AND: https://archive.org/details/mos_microcomputers_programming_manual/page/n35
* 2.2.4.1 on [[MCS6500 Manual]], [https://archive.org/details/mos_microcomputers_programming_manual/page/n35 page 20] on AND
* [[Carr]] page on AND: https://archive.org/details/6502UsersManual/page/n259
* [https://archive.org/details/mos_microcomputers_programming_manual/page/n204 B-3], lbid.
* [[Leventhal]] page on AND: https://archive.org/details/6502-assembly-language-programming/page/n87
* [[Carr]], [https://archive.org/details/6502UsersManual/page/n259 page 246] on AND
* [[Leventhal]], [https://archive.org/details/6502-assembly-language-programming/page/n89 page 3-40] on AND
* undisbeliever on AND: https://undisbeliever.net/snesdev/65816-opcodes.html#and-and-accumulator-with-memory
* undisbeliever on AND: https://undisbeliever.net/snesdev/65816-opcodes.html#and-and-accumulator-with-memory
* Pickens, John. http://www.6502.org/tutorials/6502opcodes.html#AND
* Clark, Bruce. http://www.6502.org/tutorials/65c816opcodes.html#6.1.2.1


[[Category:ASM]]
[[Category:ASM]]
[[Category:Group One Instructions]]
[[Category:Group One Instructions]]
[[Category:Inherited from 6502]]
[[Category:Inherited from 6502]]

Latest revision as of 17:46, 23 August 2024

Basic Info
Addressing Mode Opcode Length Speed
Immediate 29 2/3 bytes 2 cycles*
Absolute 2D 3 bytes 4 cycles*
Absolute Long 2F 4 bytes 5 cycles*
Direct Page 25 2 bytes 3 cycles*
Direct Page Indirect 32 2 bytes 5 cycles*
Direct Page Indirect Long 27 2 bytes 6 cycles*
Absolute Indexed by X 3D 3 bytes 4 cycles*
Absolute Long Indexed by X 3F 4 bytes 5 cycles*
Absolute Indexed by Y 39 3 bytes 4 cycles*
Direct Page Indexed by X 35 2 bytes 4 cycles*
Direct Page Indexed Indirect by X 21 2 bytes 6 cycles*
Direct Page Indirect Indexed by Y 31 2 bytes 5 cycles*
Direct Page Indirect Long Indexed by Y 37 2 bytes 6 cycles*
Stack Relative 23 2 bytes 4 cycles*
Stack Relative Indirect Indexed by Y 33 2 bytes 7 cycles*
Flags Affected
N V M X D I Z C
N . . . . . Z .

AND is a 65x instruction that performs a logical AND. The conjunction is stored in the accumulator. The size of the accumulator determines how much data is ANDed.

Syntax

AND #const
AND addr
AND long
AND dp
AND (dp)
AND [dp]
AND addr, X
AND long, X
AND addr, Y
AND dp, X
AND (dp, X)
AND (dp), Y
AND [dp], Y
AND sr, S
AND (sr, S), Y

Cycle Penalties

See Also

External Links