We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

STZ: Difference between revisions

From SnesLab
Jump to: navigation, search
(more info on why)
(deindented headers)
 
Line 64: Line 64:
</pre>
</pre>


===== Cycle Penalties =====
==== Cycle Penalties ====
* STZ takes one additional cycle if the accumulator is 16 bits wide, in all [[addressing modes]].
* STZ takes one additional cycle if the accumulator is 16 bits wide, in all [[addressing modes]].
* In [[direct page addressing]] modes only, STZ takes another additional cycle if the low byte of the [[direct page register]] is nonzero.
* In [[direct page addressing]] modes only, STZ takes another additional cycle if the low byte of the [[direct page register]] is nonzero.

Latest revision as of 06:42, 22 August 2024

Basic Info
Addressing Mode Opcode Length Speed
Absolute 9C 3 bytes 4 cycles*
Direct Page 64 2 bytes 3 cycles*
Absolute Indexed by X 9E 3 bytes 5 cycles*
Direct Page Indexed by X 74 2 bytes 4 cycles*
Flags Affected
N V M X D I Z C
. . . . . . . .

STZ (Store Zero) is a 65c816 instruction that zeros out memory. The size of the accumulator determines how many zero bytes are written.

STZ has the same effect as STA when the accumulator is zero. It was not available on the original NMOS 6502 and was probably added to the CMOS version in order to make code faster/smaller because zero is such a common value to store.

No flags are affected.

Syntax

STZ addr
STZ dp
STZ addr, X
STZ dp, X

Cycle Penalties

See Also

External Links