We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

BIC (Super FX): Difference between revisions

From SnesLab
Jump to: navigation, search
(added example 2)
(added category)
Line 82: Line 82:
[[Category:ASM]]
[[Category:ASM]]
[[Category:Super FX]]
[[Category:Super FX]]
[[Category:Logical Operation Instructions]]

Revision as of 17:38, 9 July 2024

Basic Info
Addressing Mode Opcode Length ROM Speed RAM Speed Cache Speed
Implied (type 1) 3D7n 2 bytes 6 cycles 6 cycles 2 cycles
Immediate 3F7n 2 bytes 6 cycles 6 cycles 2 cycles
Flags Affected
B ALT1 ALT2 O/V S CY Z
0 0 0 . .

BIC (BIt Clear mask) is a Super FX instruction that performs a logical AND between the source register and the 1's complement of the operand. The conjunction is stored in the destination register.

Syntax

BIC Rn
BIC #n

Example 1

Let:

Sreg : R2
Dreg : R0
R2 = 75ceh (0111 0101 1100 1110b)
R1 = 3846h (0011 1000 0100 0110b)

After executing BIC R1:

R0 = 4588h (0100 0101 1000 1000b)

Example 2

Let:

Sreg : R4
Dreg : R5
R4 = 364bh (0011 0110 0100 1011b)

After BIC #F is executed:

R5 = 3640h (0011 0110 0100 0000b)

See Also

External Links