We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TSET1 (SPC700): Difference between revisions

From SnesLab
Jump to: navigation, search
(linkify absolute)
(→‎External Links: Table C-18)
Line 43: Line 43:


=== External Links ===
=== External Links ===
* Official Super Nintendo development manual on TSET1: [https://archive.org/details/SNESDevManual/book1/page/n234 Appendix C-9 of Book I]
* Official Super Nintendo development manual on TSET1: Table C-18 in [https://archive.org/details/SNESDevManual/book1/page/n234 Appendix C-9 of Book I]


[[Category:ASM]]
[[Category:ASM]]
[[Category:SPC700]]
[[Category:SPC700]]
[[Category:Bit Operation Commands]]
[[Category:Bit Operation Commands]]

Revision as of 09:41, 20 November 2023

Basic Info
Addressing Mode Opcode Length Speed
Absolute 0E 3 byte 6 cycles
Flags Affected
N V P B H I Z C
. . . . . .

TSET1 is an SPC700 instruction that tests and sets memory bits using the accumulator. For every set bit in the accumulator, the corresponding memory bit is also set.

See Also

External Links