We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

LSR: Difference between revisions

From SnesLab
Jump to: navigation, search
(added other cycle penalty)
(linkify accumulator)
Line 7: Line 7:
|'''Speed'''
|'''Speed'''
|+
|+
|accumulator
|[[Accumulator Addressing|Accumulator]]
|4A
|4A
|1 byte
|1 byte

Revision as of 08:52, 20 November 2023

Basic Info
Addressing Mode Opcode Length Speed
Accumulator 4A 1 byte 2 cycles
Absolute 4E 3 bytes 6 cycles*
direct page 46 2 bytes 5 cycles*
absolute indexed X 5E 3 bytes 7 cycles*
direct page indexed X 56 2 bytes 6 cycles*
Flags Affected
N V M X D I Z C
0 . . . . .

LSR (Logical Shift Right) is a 65x instruction that shifts a value one bit to the right (division by two). The most significant bit becomes a zero. The least significant bit is shifted into the carry flag.

Cycle Penalties

See Also

External Links