We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TRB: Difference between revisions

From SnesLab
Jump to: navigation, search
(→‎External Links: Labiak page number)
(Cycle Penalties header)
Line 40: Line 40:
|}
|}


'''TRB''' (Test and Reset Bits) is a [[65c816]] instruction that tests and resets bits using the [[accumulator]].  For each set bit in the accumulator, the corresponding memory bit is cleared. In both [[addressing modes]], TRB takes two additional cycles if the accumulator is 16 bits wide. In [[direct page addressing]], TRB takes another additional cycle if the low byte of the [[direct page register]] is nonzero.
'''TRB''' (Test and Reset Bits) is a [[65c816]] instruction that tests and resets bits using the [[accumulator]].  For each set bit in the accumulator, the corresponding memory bit is cleared.
 
===== Cycle Penalties =====
* In both [[addressing modes]], TRB takes two extra cycles if the accumulator is 16 bits wide.
* In [[direct page addressing]], TRB takes another extra cycle if the low byte of the [[direct page register]] is nonzero.


=== See Also ===
=== See Also ===

Revision as of 08:33, 8 December 2023

Basic Info
Addressing Mode Opcode Length Speed
Absolute 1C 3 bytes 6 cycles*
Direct Page 14 2 bytes 5 cycles*
Flags Affected
N V M X D I Z C
. . . . . . .

TRB (Test and Reset Bits) is a 65c816 instruction that tests and resets bits using the accumulator. For each set bit in the accumulator, the corresponding memory bit is cleared.

Cycle Penalties

See Also

External Links