We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TSB: Difference between revisions

From SnesLab
Jump to: navigation, search
(Cycle penalty header)
(zero flag details)
 
(One intermediate revision by the same user not shown)
Line 40: Line 40:
|}
|}


'''TSB''' (Test and Set Bits) is a [[65c816]] instruction that tests and sets bits using the accumulator.  For each set bit of the accumulator, the corresponding memory bit is also set.
'''TSB''' (Test and Set Bits) is a [[65c816]] instruction that tests and sets bits using the [[accumulator]].  For each set bit of the accumulator, the corresponding memory bit is also set.
 
TSB performs a logical AND (conjunction) and the [[zero flag]] is set or cleared to reflect whether the conjunction is zero.


===== Cycle Penalties =====
===== Cycle Penalties =====

Latest revision as of 07:32, 10 December 2023

Basic Info
Addressing Mode Opcode Length Speed
Absolute 0C 3 bytes 6 cycles*
Direct Page 04 2 bytes 5 cycles*
Flags Affected
N V M X D I Z C
. . . . . . .

TSB (Test and Set Bits) is a 65c816 instruction that tests and sets bits using the accumulator. For each set bit of the accumulator, the corresponding memory bit is also set.

TSB performs a logical AND (conjunction) and the zero flag is set or cleared to reflect whether the conjunction is zero.

Cycle Penalties

See Also

External Links