We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS
LSR: Difference between revisions
From SnesLab
(→External Links: hid archive URL for E&L) |
(→External Links: hid archive URL for Carr) |
||
Line 87: | Line 87: | ||
* [[Labiak]] page 152 on LSR: https://archive.org/details/Programming_the_65816/page/n162 | * [[Labiak]] page 152 on LSR: https://archive.org/details/Programming_the_65816/page/n162 | ||
* [[MCS6500 Manual]] page 148 on LSR: https://archive.org/details/mos_microcomputers_programming_manual/page/n169 | * [[MCS6500 Manual]] page 148 on LSR: https://archive.org/details/mos_microcomputers_programming_manual/page/n169 | ||
* [[Carr]] | * [[Carr]], [https://archive.org/details/6502UsersManual/page/n278 page 265] on LSR | ||
* [[Leventhal]] page 3-76 on LSR: https://archive.org/details/6502-assembly-language-programming/page/n125 | * [[Leventhal]] page 3-76 on LSR: https://archive.org/details/6502-assembly-language-programming/page/n125 | ||
* snes9x implementation of LSR: https://github.com/snes9xgit/snes9x/blob/master/cpuops.cpp#L862 | * snes9x implementation of LSR: https://github.com/snes9xgit/snes9x/blob/master/cpuops.cpp#L862 |
Revision as of 23:18, 6 August 2024
Basic Info | |||||||
---|---|---|---|---|---|---|---|
Addressing Mode | Opcode | Length | Speed | ||||
Accumulator | 4A | 1 byte | 2 cycles | ||||
Absolute | 4E | 3 bytes | 6 cycles* | ||||
Direct Page | 46 | 2 bytes | 5 cycles* | ||||
Absolute Indexed by X | 5E | 3 bytes | 7 cycles* | ||||
Direct Page Indexed by X | 56 | 2 bytes | 6 cycles* |
Flags Affected | ||||||||
---|---|---|---|---|---|---|---|---|
N | V | M | X | D | I | Z | C | |
0 | . | . | . | . | . | Z | C |
LSR (Logical Shift Right) is a 65x instruction that shifts every bit of a value one bit to the right (division by two). The most significant bit and negative flag are cleared. The least significant bit is shifted into the carry flag.
The size of the accumulator determines how many bits are shifted (8 or 16).
Syntax
LSR LSR A LSR addr LSR dp LSR addr, X LSR dp, X
Cycle Penalties
- Except in accumulator addressing, LSR takes an extra two cycles when the accumulator is 16 bits wide
- In direct page addressing modes, LSR takes another extra cycle if the low byte of the direct page register is nonzero.
See Also
External Links
- Eyes & Lichty, page 465 on LSR
- lbid page 191, before & after diagram of LSR: https://archive.org/details/0893037893ProgrammingThe65816/page/191
- Labiak page 152 on LSR: https://archive.org/details/Programming_the_65816/page/n162
- MCS6500 Manual page 148 on LSR: https://archive.org/details/mos_microcomputers_programming_manual/page/n169
- Carr, page 265 on LSR
- Leventhal page 3-76 on LSR: https://archive.org/details/6502-assembly-language-programming/page/n125
- snes9x implementation of LSR: https://github.com/snes9xgit/snes9x/blob/master/cpuops.cpp#L862
- undisbeliever on LSR: https://undisbeliever.net/snesdev/65816-opcodes.html#lsr-logical-shift-right
- Pickens, John. http://www.6502.org/tutorials/6502opcodes.html#LSR
- Clark, Bruce. http://www.6502.org/tutorials/65c816opcodes.html#6.1.3