We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

ROR: Difference between revisions

From SnesLab
Jump to: navigation, search
(dp alignment penalty)
(grammar improvement)
 
(36 intermediate revisions by the same user not shown)
Line 7: Line 7:
|'''Speed'''
|'''Speed'''
|+
|+
|accumulator
|[[Accumulator Addressing|Accumulator]]
|6A
|6A
|1 byte
|1 byte
|2 cycles
|2 cycles
|+
|+
|absolute
|[[Absolute]]
|6E
|6E
|3 bytes
|3 bytes
|6 cycles*
|6 cycles*
|+
|+
|direct page
|[[Direct Page Addressing|Direct Page]]
|66
|66
|2 bytes
|2 bytes
|5 cycles*
|5 cycles*
|+
|+
|absolute indexed by X
|[[Absolute Indexed by X]]
|7E
|7E
|3 bytes
|3 bytes
|7 cycles*
|7 cycles*
|+
|+
|direct page indexed by X
|[[Direct Page Indexed by X]]
|76
|76
|2 bytes
|2 bytes
Line 35: Line 35:
{| class="wikitable" style="float:right;clear:right;width:30%"
{| class="wikitable" style="float:right;clear:right;width:30%"
!colspan="9"|Flags Affected
!colspan="9"|Flags Affected
|+
|[[N Flag|N]]
|[[V Flag|V]]
|[[M Flag|M]]
|[[X Flag|X]]
|[[D Flag|D]]
|[[I Flag|I]]
|[[Z Flag|Z]]
|[[C Flag|C]]
|+
|+
|N
|N
|V
|M
|X
|D
|I
|Z
|C
|+
|
|.
|.
|.
|.
Line 51: Line 51:
|.
|.
|.
|.
|
|Z
|
|C
|}
|}


'''ROR''' (Rotate Right) is a 65x instruction that rotates a value and the [[carry flag]] right one bit.  The least significant bit is shifted into the carry flag.  The carry flag is shifted into the most significant bit. Except in [[accumulator addressing]], ROR takes two extra cycles when the accumulator is 16 bits wide. In [[direct page addressing]] modes, ROR takes another extra cycle if the low byte of the [[direct page register]] is nonzero.
'''ROR''' (Rotate Right) is a 65x instruction that rotates a value and the [[carry flag]] right one bit.  The least significant bit is shifted into the carry flag.  The carry flag is shifted into the most significant bit.
 
* When the [[accumulator]] is 8 bits wide, 9 bits are rotated.
* When the accumulator is 16 bits wide, 17 bits are rotated.
 
==== Syntax ====
<pre>
ROR
ROR A
ROR addr
ROR dp
ROR addr, X
ROR dp, X
</pre>
 
==== Cycle Penalties ====
* Except in [[accumulator addressing]], ROR takes two extra cycles when the accumulator is 16 bits wide.
* In [[direct page addressing]] modes, ROR takes another extra cycle if the low byte of the [[direct page register]] is nonzero.
 
[[File:816_ror.png]]
 
ROR was originally broken and so was left out of the earliest 6502 datasheets before it was fixed.  It is available on 65x processors manufactured after June 1976.
 
The arrow in the Carr textbook diagram does not circle back around.


=== See Also ===
=== See Also ===
* [[ROL]]
* [[ROL]]
* [[LSR]]
* [[ROR (SPC700)]]
* [[ROR (Super FX)]]
* [[ROR (Super FX)]]


=== External Links ===
=== External Links ===
* [[Eyes & Lichty]] page on ROR: https://archive.org/details/0893037893ProgrammingThe65816/page/n517
* [[Eyes & Lichty]], [https://archive.org/details/0893037893ProgrammingThe65816/page/491 page 491] on ROR
* [[Labiak]] page on ROR: https://archive.org/details/Programming_the_65816/page/n185
* lbid, [https://archive.org/details/0893037893ProgrammingThe65816/page/191 page 191], before & after diagram on ROR
* [[MCS6500 Manual]] page on ROR: https://archive.org/details/mos_microcomputers_programming_manual/page/n171
* [[Labiak]], [https://archive.org/details/Programming_the_65816/page/n185 page 175] on ROR
* [[Carr]] page on ROR: https://archive.org/details/6502UsersManual/page/n282
* 10.4 on [[MCS6500 Manual]], [https://archive.org/details/mos_microcomputers_programming_manual/page/n171 page 150] on ROR
* [[Leventhal]] page on ROR: https://archive.org/details/6502-assembly-language-programming/page/n136
* [[Carr]], [https://archive.org/details/6502UsersManual/page/n282 page 269] on ROR
* [[Leventhal]], [https://archive.org/details/6502-assembly-language-programming/page/n136 page 3-87] on ROR
* snes9x implementation of ROR: https://github.com/snes9xgit/snes9x/blob/master/cpuops.cpp#L1070
* snes9x implementation of ROR: https://github.com/snes9xgit/snes9x/blob/master/cpuops.cpp#L1070
* undisbeliever on ROR: https://undisbeliever.net/snesdev/65816-opcodes.html#ror-rotate-right
* undisbeliever on ROR: https://undisbeliever.net/snesdev/65816-opcodes.html#ror-rotate-right
* Pickens, John. http://www.6502.org/tutorials/6502opcodes.html#ROR
* Clark, Bruce. http://www.6502.org/tutorials/65c816opcodes.html#6.1.3


[[Category:ASM]]
[[Category:ASM]]

Latest revision as of 03:51, 20 September 2024

Basic Info
Addressing Mode Opcode Length Speed
Accumulator 6A 1 byte 2 cycles
Absolute 6E 3 bytes 6 cycles*
Direct Page 66 2 bytes 5 cycles*
Absolute Indexed by X 7E 3 bytes 7 cycles*
Direct Page Indexed by X 76 2 bytes 6 cycles*
Flags Affected
N V M X D I Z C
N . . . . . Z C

ROR (Rotate Right) is a 65x instruction that rotates a value and the carry flag right one bit. The least significant bit is shifted into the carry flag. The carry flag is shifted into the most significant bit.

  • When the accumulator is 8 bits wide, 9 bits are rotated.
  • When the accumulator is 16 bits wide, 17 bits are rotated.

Syntax

ROR
ROR A
ROR addr
ROR dp
ROR addr, X
ROR dp, X

Cycle Penalties

816 ror.png

ROR was originally broken and so was left out of the earliest 6502 datasheets before it was fixed. It is available on 65x processors manufactured after June 1976.

The arrow in the Carr textbook diagram does not circle back around.

See Also

External Links