We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

CLD: Difference between revisions

From SnesLab
Jump to: navigation, search
(flowed BRK into body)
(→‎See Also: binary coded decimal)
 
(One intermediate revision by the same user not shown)
Line 35: Line 35:
|}
|}


'''CLD''' is a 65x instruction that clears the [[decimal mode flag]], switching the processor back into binary mode so [[ADC]] and [[SBC]] will operate normally.
'''CLD''' is a 65x instruction that clears the [[decimal mode flag]], switching the processor back into binary mode so [[ADC]] and [[SBC]] will operate normally.  Hexadecimal digits A through F may appear in sums/differences.


No other flags are affected.
No other flags are affected.
Line 50: Line 50:
=== See Also ===
=== See Also ===
* [[SED]]
* [[SED]]
* [[BCD]]
* [[CLC]]
* [[CLC]]
* [[CLV]]
* [[CLV]]
* [[Binary Coded Decimal]]


=== External Links ===
=== External Links ===

Latest revision as of 17:32, 20 September 2024

Basic Info
Addressing Mode Opcode Length Speed
Implied (type 2) D8 1 byte 2 cycles
Flags Affected
N V M X D I Z C
. . . . 0 . . .

CLD is a 65x instruction that clears the decimal mode flag, switching the processor back into binary mode so ADC and SBC will operate normally. Hexadecimal digits A through F may appear in sums/differences.

No other flags are affected.

Syntax

CLD

BRK handlers do not need CLD because BRK also clears the decimal flag.

To clear more than one flag at the same time, use REP.

See Also

External Links