We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

LSR: Difference between revisions

From SnesLab
Jump to: navigation, search
(→‎External Links: Clark link)
(made flags affected more prominent)
Line 51: Line 51:
|.
|.
|.
|.
|
|Z
|
|C
|}
|}



Revision as of 06:05, 25 July 2024

Basic Info
Addressing Mode Opcode Length Speed
Accumulator 4A 1 byte 2 cycles
Absolute 4E 3 bytes 6 cycles*
Direct Page 46 2 bytes 5 cycles*
Absolute Indexed by X 5E 3 bytes 7 cycles*
Direct Page Indexed by X 56 2 bytes 6 cycles*
Flags Affected
N V M X D I Z C
0 . . . . . Z C

LSR (Logical Shift Right) is a 65x instruction that shifts every bit of a value one bit to the right (division by two). The most significant bit and negative flag are cleared. The least significant bit is shifted into the carry flag.

The size of the accumulator determines how many bits are shifted (8 or 16).

Syntax

LSR
LSR A
LSR addr
LSR dp
LSR addr, X
LSR dp, X
Cycle Penalties

lsr 816.png

See Also

External Links