We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TAX: Difference between revisions

From SnesLab
Jump to: navigation, search
(2 cycle Instructions)
(added syntax)
Line 52: Line 52:
|16 bits are transferred
|16 bits are transferred
|}
|}
==== Syntax ====
<pre>
TAX
</pre>


=== See Also ===
=== See Also ===

Revision as of 16:42, 6 July 2024

Basic Info
Addressing Mode Opcode Length Speed
Implied (type 1) AA 1 byte 2 cycles
Flags Affected
N V M X D I Z C
. . . . . .

TAX is a 65x instruction that transfers the value of the accumulator to the X index register.

Instruction Behavior
8-bit accumulator (m=1) 16-bit accumulator (m=0)
8-bit index registers (x=1) 8 bits are transferred 8 bits are transferred (low byte of accumulator)
16-bit index registers (x=0) 16 bits are transferred 16 bits are transferred

Syntax

TAX

See Also

External Links