We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

Master Clock: Difference between revisions

From SnesLab
Jump to: navigation, search
(→‎See Also: machine cycle)
(→‎See Also: pixel clock)
Line 6: Line 6:
* [[APU oscillator]]
* [[APU oscillator]]
* [[CIC Clock]]
* [[CIC Clock]]
* [[Pixel Clock]]
* [[FastROM]]
* [[FastROM]]
* [[SlowROM]]
* [[SlowROM]]

Revision as of 18:05, 18 August 2024

The Master Clock is 21.48 MHz on NTSC and 21.28 MHz on PAL.

The master clock (X1) is in region A4 of the jwdonal schematic

See Also

Reference