We've just updated MediaWiki and its underlying software. If anything doesn't look or work quite right, please mention it to us. --RanAS

TCLR1 (SPC700)

From SnesLab
Revision as of 01:47, 13 July 2024 by Xetheria (talk | contribs) (→‎Syntax: whole bank)
Jump to: navigation, search
Basic Info
Addressing Mode Opcode Length Speed
Absolute 4E 3 bytes 6 cycles
Flags Affected
N V P B H I Z C
. . . . . .

TCLR1 is an SPC700 instruction that tests and clears memory bits using the accumulator. For every set bit in the accumulator, the corresponding memory bit is cleared.

Syntax

TCLR1 !abs

Where abs is any address in the whole 64K bank.

See Also

External Links

  1. Official Nintendo documentation on TCLR1: Table C-18 in Appendix C-9 of Book I
  2. subparagraph 8.2.3.2 of page 3-8-8, lbid.